Virtex is the flagship family of FPGA products currently developed by AMD, originally Xilinx before being acquired by the former.[1] Other current product lines include Kintex (mid-range) and Artix (low-cost), each including configurations and models optimized for different applications.[2] In addition, AMD offers the Spartan low-cost series, which continues to be updated and is nearing production utilizing the same underlying architecture and process node as the larger 7-series devices.[3]
Virtex FPGAs are typically programmed in hardware description languages such as VHDL or Verilog, using the Xilinx ISE or Vivado computer software.[4]
Xilinx FPGA products have been recognized by EE Times, EDN and others for innovation and market impact.[5] [6] [7]
The Virtex series of FPGAs are based on Configurable Logic Blocks (CLBs), where each CLB is equivalent to multiple ASIC gates.[8] [9] Each CLB is composed of multiple slices, that differ in construction between Virtex families.[9]
Virtex FPGAs include an I/O Block for controlling input/output pins on the Virtex chip, that support a variety of signalling standards.[10] All pins default to "input" mode (high impedance). I/O pins are grouped into I/O Banks, where each Bank can support a different voltage.[10]
In addition to configurable FPGA logic, Virtex FPGAs include fixed-function hardware for multipliers, memories, microprocessor cores, FIFO and ECC logic, DSP blocks, PCI Express controllers, Ethernet MAC blocks, and high-speed serial transceivers.[11] [12]
Some Virtex family members (such as the Virtex-5QX) are available in radiation-hardened packages, for outer-space applications.[13]
The Virtex-E family was introduced in September 1999 on a 180 nm process technology.[14] Virtex-E includes a two million system gate device and supports twice the system-gate density and has a 50 percent higher I/O performance than the original Virtex FPGAs.[14] [15]
Xilinx introduced Virtex-II family in January 2001 on 150 nm process technology,[16] and Virtex-II Pro family in March 2002 on 90 nm process technology.[17] The Virtex-II and Virtex-II Pro families are considered legacy devices, and are not recommended for use in new designs, although they are still produced by Xilinx for existing designs.
The Virtex-4 family are considered legacy devices, and are not recommended for use in new designs, although they are still produced by Xilinx for existing designs.
Virtex-4 family was introduced in June 2004 on 90 nm process technology.[18] [19] Virtex-4 FPGAs have been used for the ALICE (A Large Ion Collider Experiment) at the CERN European laboratory on the French-Swiss border to map and disentangle the trajectories of thousands of subatomic particles.[20]
The Virtex-5 family was introduced in May 2006 on 65 nm process technology.[21] The Virtex-5 LX and the LXT are intended for logic-intensive applications, and the Virtex-5 SXT is for DSP applications.[22] With the Virtex-5, Xilinx changed the logic fabric from four-input LUTs to six-input LUTs. With the increasing complexity of combinational logic functions required by SoC designs, the percentage of combinational paths requiring multiple four-input LUTs had become a performance and routing bottleneck. The new six-input LUT represented a tradeoff between better handling of increasingly complex combinational functions, at the expense of a reduction in the absolute number of LUTs per device. The Virtex-5 series is a 65 nm design fabricated in 1.0 V, triple-oxide process technology.[23] [24]
The Virtex-6 family was introduced in February 2009 on a 40 nm process technology for compute-intensive electronic systems,[25] and the company claims it consumes 15 percent less power and has 15 percent improved performance over competing 40 nm FPGAs.[26]
The Virtex-7 family was introduced in June 2010 on a 28 nm process technology,[27] and is reported to deliver a two-fold system performance improvement at 50 percent lower power compared to previous generation Virtex-6 devices.[28] In addition, Virtex-7 doubles the memory bandwidth compared to previous generation Virtex FPGAs with 1866 Mbit/s memory interfacing performance and over two million logic cells.[29] [30]
In 2011, Xilinx began shipping sample quantities of the Virtex-7 2000T FPGA, which combines four smaller FPGAs into a single package by placing them on a special silicon interconnection pad (called an interposer) to deliver 6.8 billion transistors in a single large chip. The interposer provides 10,000 data pathways between the individual FPGAs – roughly 10 to 100 times more than would usually be available on a board – to create a single FPGA.[31] [32] [33] In 2012, using the same 3D technology, Xilinx introduced initial shipments of their Virtex-7 H580T FPGA, a heterogeneous device, so called because it comprises two FPGA dies and one 8-channel 28 Gbit/s transceiver die in the same package.[34]
As Xilinx introduced new high capacity 3D FPGAs, including Virtex-7 2000T and Virtex-7 H580T products, these devices began to outpace the capacity of Xilinx’s design software, which led the company to completely redesign its tool set. The result was the introduction of the Vivado Design Suite, which reduces the time needed for programmable logic and I/O design, and speeds systems integration and implementation compared to the previous software.[4] [35]
The Virtex UltraScale family was introduced in May, 2014 on a 20 nm process technology.[36] [37] The UltraScale is a "3D FPGA" that contains up to 4.4M logic cells, and uses up to 45% lower power vs. previous generations, and up to 50% lower BOM cost.[38]
The Virtex UltraScale+ family was introduced in January 2016 on a 16 nm process technology.[39]
The Virtex-II Pro, Virtex-4, Virtex-5, and Virtex-6 FPGA families, which include up to two embedded IBM PowerPC cores, are targeted to the needs of system-on-chip (SoC) designers.[40] [41] [42]